

| <b>SUBJECT NAME:</b> | DIGITAL LOGIC                                                                |
|----------------------|------------------------------------------------------------------------------|
| SUBJECT CODE:        | SECR 1013                                                                    |
| SEMESTER:            | 1 / Section 02                                                               |
| LAB TITLE:           | LAB 2: COMBINATIONAL DIGITAL CIRCUIT DESIGN SIMULATION USING DEEDS SIMULATOR |
|                      |                                                                              |
| GROUP MEMBER:        | 1. Name: EVELYN ANG A24CS0068                                                |
|                      | Email: <u>evelynang@graduate.utm.my</u>                                      |
|                      | 2. Name: LEONG JIA LING A24CS0104                                            |
|                      | Email: <u>leongjialing@graduate.utm.my</u>                                   |
| SUBMITTED DATE:      | 22 / 12 / 2024                                                               |
|                      |                                                                              |
|                      |                                                                              |
| COMMENTS:            |                                                                              |
|                      |                                                                              |
|                      |                                                                              |

MARKS:

#### Lab # 2

### Combinational Digital Circuit Design Simulation Using Deeds Simulator

## A. Objective

- To expose student with producing digital logic circuit, generating truth table and Timing
   Diagram with Deeds Simulator
- ii) To expose student with a complete cycle process of a combinatorial circuit design and simulate with Deeds Simulator

#### B. Material

Install Deeds Software for Windows

#### C. Introduction

#### **Deeds Simulator**

The Digital Circuit Simulator *d-DcS* appears to the user as a graphical schematic editor, with a library of simplified logic components, specialized toward pedagogical needs and not describing specific commercial products.

As described before, the schematic editor allows building a simple digital networks composed of gates, flip-flops, pre-defined combinational and sequential circuits and custom-defined components (defined as Finite state machine).



Fig. 1 Circuit Editor of Digital Circuit Simulator (d-DcS)

Simulation can be interactive or in timing-mode. In the first mode, the student can "animate" the digital system in the editor, controlling its inputs and observing the results. This is the simplest mode to examine a digital network, and this way of operation can be useful for the beginners. In the timing mode, the behavior of the circuit can be analyzed by a timing diagram window, in which the user can define graphically an input signal sequence and observe the simulation results.

## Digital Circuit Simulator (d-DcS): A Simple Example

In following screen shots (Fig. 2a, 2b, and 2c), student can see the circuit during the drawing and then simulated by animation by following this simple steps:

- a) student picks-up components from the bin on the Component Tool Bar.
- b) connects them using Wires.
- c) student activates the animation.



Fig. 2a Drawing Phase of the Digital Circuit Editor: Insertion of Components



Fig. 2b Next Phase of the Work: Connection of Components using Wires



Fig. 2c Animation: User Switches Inputs and the Circuit Shows Changes on Outputs

To exit the 'animation' mode, it is necessary to click on the square 'stop' button.

Instead, if the timing simulation is to be performed, student should click on the Timing Simulation button. This will show the Timing Diagram simulation window (Fig. 3).



Fig. 3 Timing Diagram Simulation Window

In this window, first student should define the timing of the input signals, drawing them on the diagram with the mouse. A vertical line cursor permits to define the 'end time' of the simulation. When student clicks on the triangular 'play' button on the toolbar, the simulation is executed, and its results are displayed in the same window (Fig. 4).



Fig. 4 Timing Simulation Results, Displayed in Timing Diagram Window

Student can verify the correct behavior of the network under test, comparing simulation results with reasoning and theory concepts.

## 5. Experiment

## **5.1 Part A:**

Refer to circuit in Figure 1.



a) Refer to the circuit. Derive Boolean expression for output F and G.

$$F = (A'. (A'D)')'. (A'+BC)$$
  
 $G = (A'+BC). (A'D)'$ 

b) Simplify equation output F using laws, rules and De Morgan Theorem, and write the equation in Sum of Product (SOP).

$$F = (A'. (A'D)')'. (A'+BC)$$

$$F = (A+A'D). (A'+BC)$$

$$De Morgan's Theorem I$$

$$F = (A+D). (A'+BC)$$

$$Rule 11$$

$$F = AA'+ABC+A'D+BCD$$

$$Distributive Law$$

$$F = ABC+A'D+BCD$$

$$Rule 8$$

c) Simplify equation output G using laws, rules and De Morgan Theorem, and write the equation in Product of Sum (POS).

$$G = (A' + BC). (A'D)'$$

G = (A'+BC). (A+D') De Morgan's Theorem I

G = (A'+B). (A'+C). (A+D') Distributive Law

c) Simulate the circuit and construct the truth table and complete the following.

Truth table for output circuit F and G shown in Figure 1

|   | Inp | out |   | Out | tput |
|---|-----|-----|---|-----|------|
| A | В   | C   | D | F   | G    |
| 0 | 0   | 0   | 0 | 0   | 1    |
| 0 | 0   | 0   | 1 | 1   | 0    |
| 0 | 0   | 1   | 0 | 0   | 1    |
| 0 | 0   | 1   | 1 | 1   | 0    |
| 0 | 1   | 0   | 0 | 0   | 1    |
| 0 | 1   | 0   | 1 | 1   | 0    |
| 0 | 1   | 1   | 0 | 0   | 1    |
| 0 | 1   | 1   | 1 | 1   | 0    |
| 1 | 0   | 0   | 0 | 0   | 0    |
| 1 | 0   | 0   | 1 | 0   | 0    |
| 1 | 0   | 1   | 0 | 0   | 0    |
| 1 | 0   | 1   | 1 | 0   | 0    |
| 1 | 1   | 0   | 0 | 0   | 0    |
| 1 | 1   | 0   | 1 | 0   | 0    |
| 1 | 1   | 1   | 0 | 1   | 1    |
| 1 | 1   | 1   | 1 | 1   | 1    |

c) Using Deeds, draw circuit in Figure 1. Simulate and complete the waveform output F and G by referring the following diagram:



#### Answer



d) Write Boolean equation for output F using Sigma notation.

$$F = \Sigma_{ABCD} (1, 3, 5, 7, 14, 15)$$

e) Write Boolean equation for output G using Pi notation.

$$G = \pi_{ABCD}(1, 3, 5, 7, 8, 9, 10, 11, 12, 13)$$

#### **5.2 Part B:**

Combinational circuit design process and simulate with Deeds Simulator

### **Design Process**

- i) Determine Parameter Input / Output and their relations
- ii) Construct Truth Table
- iii) Using K-Map, get the SOP optimized form of all Boolean equation outputs
- iv) Draw the circuit and use duality symbol; convert AND-OR circuit to NAND gates ONLY.
- v) Simulate the design using Deeds Simulator. Check the results according to Truth Table and Timing Diagram Operation.

#### **Problem Situation**

Using universal gate <u>NAND gates</u> only, design a logic circuit that controls an LRT coach door *OPEN* operation at 3 LRT Stations: *Pandan (S1), Pudu (S2)* and *Maluri (S3)*.

# Consider the following **inputs**:

- LRT coach moving status (S)
  - $S = bit \ 1$  indicates the coach has stopped.
  - $S = bit\ 0$  indicates the coach is moving.
- Sensor location at Station S1, S2, and S3
  - HIGH indicates the LRT coach has arrived at the particular station. For instance, S1 = 1 indicates LRT coach has arrived at station S1, and sensor S2=S3=0.
  - It is IMPOSSIBLE for the LRT coach to arrive at more than one station at one time.

## The circuit **outputs** are the *OPEN* and *ALARM* signal

- *OPEN* = *bit 1 indicates the coach door will be opened*
- ALARM = bit 1 indicates the alarm is activated

The following are the **conditions** for *OPEN* and *ALARM* outputs at Station *S1*, *S2*, and *S3* 

- The door will be opened ONLY IF the coach stopped at any ONE of the stations.
- The alarm will be activated:
  - If the coach arrives at any station and it does not stop. or
  - *If the coach stopped but NOT at stations S1, S2 or S3.*

# **Experimental steps**

i) Construct Truth Table in Table 1 for the LRT operations. Use variables *S*, *S1*, *S2*, and *S3* as INPUTS and *OPEN* and *ALARM* as OUTPUTS.

Table 1

|   | INPUT |    |    | OUT  | ГРИТ  |
|---|-------|----|----|------|-------|
| S | S1    | S2 | S3 | OPEN | ALARM |
| 0 | 0     | 0  | 0  | 0    | 0     |
| 0 | 0     | 0  | 1  | 0    | 1     |
| 0 | 0     | 1  | 0  | 0    | 1     |
| 0 | 0     | 1  | 1  | X    | X     |
| 0 | 1     | 0  | 0  | 0    | 1     |
| 0 | 1     | 0  | 1  | X    | X     |
| 0 | 1     | 1  | 0  | X    | X     |
| 0 | 1     | 1  | 1  | X    | X     |
| 1 | 0     | 0  | 0  | 0    | 1     |
| 1 | 0     | 0  | 1  | 1    | 0     |
| 1 | 0     | 1  | 0  | 1    | 0     |
| 1 | 0     | 1  | 1  | X    | X     |
| 1 | 1     | 0  | 0  | 1    | 0     |
| 1 | 1     | 0  | 1  | X    | X     |
| 1 | 1     | 1  | 0  | X    | X     |
| 1 | 1     | 1  | 1  | X    | X     |

ii) Use K-Map to get optimized SOP Boolean equations for the *OPEN* and *ALARM* circuits.



OPEN = AB+AC+AD ALARM = A'B+A'C+A'D+AB'C'D' iii) From equations in (ii), draw your final OPEN and ALARM circuits using Deeds Simulator.C+

$$OPEN = AB+AC+AD$$

$$ALARM = A'B+A'C+A'D+AB'C'D'$$



Table 2

|   | INPUT |    |    | OUT  | <b>FPUT</b> |
|---|-------|----|----|------|-------------|
| S | S1    | S2 | S3 | OPEN | ALARM       |
| 0 | 0     | 0  | 0  | 0    | 0           |
| 0 | 0     | 0  | 1  | 0    | 1           |
| 0 | 0     | 1  | 0  | 0    | 1           |
| 0 | 0     | 1  | 1  | 0    | 1           |
| 0 | 1     | 0  | 0  | 0    | 1           |
| 0 | 1     | 0  | 1  | 0    | 1           |
| 0 | 1     | 1  | 0  | 0    | 1           |
| 0 | 1     | 1  | 1  | 0    | 1           |
| 1 | 0     | 0  | 0  | 0    | 1           |
| 1 | 0     | 0  | 1  | 1    | 0           |
| 1 | 0     | 1  | 0  | 1    | 0           |
| 1 | 0     | 1  | 1  | 1    | 0           |
| 1 | 1     | 0  | 0  | 1    | 0           |
| 1 | 1     | 0  | 1  | 1    | 0           |
| 1 | 1     | 1  | 0  | 1    | 0           |
| 1 | 1     | 1  | 1  | 1    | 0           |

Compare the answer of Table 2 and Table 1. What is your conclusion?

Table 2 and Table 1 are different.

Invalid input 'X' is used to simplify the expression.

The Xs is treated as 1 to make the group larger while it is treated as 0 if they cannot used to advantage.

v) Use dual symbol to convert, AND-OR circuit to NAND gates only. Draw the final circuit using Deeds Simulator.

OPEN = AB+AC+AD ALARM = A'+B'C'D'



vi) Simulate the final NAND gates design in (v) and construct Truth Table in Table 3.

Table 3

|   |    | INPUT |           | OUT  | ГРИТ  |
|---|----|-------|-----------|------|-------|
| S | S1 | S2    | <b>S3</b> | OPEN | ALARM |
| 0 | 0  | 0     | 0         | 0    | 0     |
| 0 | 0  | 0     | 1         | 0    | 1     |
| 0 | 0  | 1     | 0         | 0    | 1     |
| 0 | 0  | 1     | 1         | 0    | 1     |
| 0 | 1  | 0     | 0         | 0    | 1     |
| 0 | 1  | 0     | 1         | 0    | 1     |
| 0 | 1  | 1     | 0         | 0    | 1     |
| 0 | 1  | 1     | 1         | 0    | 1     |
| 1 | 0  | 0     | 0         | 0    | 1     |
| 1 | 0  | 0     | 1         | 1    | 0     |
| 1 | 0  | 1     | 0         | 1    | 0     |
| 1 | 0  | 1     | 1         | 1    | 0     |
| 1 | 1  | 0     | 0         | 1    | 0     |
| 1 | 1  | 0     | 1         | 1    | 0     |
| 1 | 1  | 1     | 0         | 1    | 0     |
| 1 | 1  | 1     | 1         | 1    | 0     |

Compare the answer of Table 2 and Table 3. What is your conclusion?

| Output of truth table 2 and truth table 3 are equivalent.                         |                |
|-----------------------------------------------------------------------------------|----------------|
| The logic gate used in circuit of truth table 2 is basic gate while logic gate us | sed in circuit |
| of truth table 3 is NAND gates.                                                   |                |



| Fully     |  |
|-----------|--|
| Completed |  |

| Partially |  |
|-----------|--|
| Completed |  |

| Checked by: |  |
|-------------|--|